资讯详情
PC-30-02K60药片检测
发布者:lingliang  发布时间:2023-02-04 16:33:53

        Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 µs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 µs – tt Integration period stop to read-out start delay – 1 µs – th TRIG1 and TRG2 hold time (pulse high duration) 1 µs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N

        Output Data Timing This timing corresponds to the input data of the Camera Link interface. The camera output data are not detailed here because fully compliant with the Camera Link standard (serial high-speed interface). Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 µs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 µs – tt Integration period stop to read-out start delay – 1 µs – th TRIG1 and TRG2 hold time (pulse high duration) 1 µs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N TRIG1 TRIG2 Table 8-5. Output Data Timing Label Description Min Typ Max tp Input falling edge to output clock propagation delay – 7 ns – td STROBE to synchronized signals delay -5 ns – +5 ns

      In case of multi-cameras synchronization (means more than one camera on one acquisition board): 

     • the "master" camera will provide DATA, STROBE and LVAL signals to the acquisition board. The others will only provide DATA.

     • the external clock CLK_IN must be input on each cameras to guaranty perfect data synchronization. 

     • the trigger(s) input (TRIG1 and/or TRIG2) must be input on each cameras. It is recommended to synchronize the rising edge of these signals on the CLK_IN falling edge.

     • cables must be balanced between each cameras (same quality, same length) to ensure perfect cameras synchronization.

     • the CLK_IN frequency must be equal to the two CCD register frequency. It means that the user shall use either H=2 (2 taps at CLK_IN data rate) or H=10 (1 tap at 2xCLK_IN data rate). Using H=1 clock mode will provide LVAL jitter on the "slave" camera. 

     • Only "triggered and integration time controlled" (M=3 or M=4) can be used. These modes ensure perfect readout phase starting for each cameras.

版权声明:工控网转载作品均注明出处,本网未注明出处和转载的,是出于传递更多信息之目的,并不意味 着赞同其观点或证实其内容的真实性。如转载作品侵犯作者署名权,或有其他诸如版权、肖像权、知识产权等方面的伤害,并非本网故意为之,在接到相关权利人通知后将立即加以更正。联系电话:0571-87774297。
0571-87774297